# Makefile guide by Shachar Tsrafati For C/C++

#### Contents

| Note:                         | 1  |
|-------------------------------|----|
| How to create Makefile        | 1  |
| Basic Makefile                | 2  |
| Shortcuts                     | 2  |
| Symbols Shortcuts (Wildcards) | 3  |
| Clean                         | 4  |
| Phony                         | 5  |
| Libraries                     | 5  |
| Echo                          | 8  |
| Make The MAKEFILE             | 9  |
| If-Else                       | 10 |

#### Note:

Makefiles are for both C and C++. Most of the commands are for Linux

For C: we will use gcc, Example: gcc -c file.c -o file.o

For C++: we will use g++, Example: g++ -c file.cpp -o file.o

# How to create Makefile

I will show how to create makefile inside CLION.

First go to new → File



And simply type makefile



Note: typing makefile with uppercase or camelCase can cause problems, best to create file with only lowercase.

#### Basic Makefile

Let's start with basic Makefile without any shortcuts

First, we will compile each file and then we will link them together and create an executable file with the name output.

```
other.o: other.cpp
g++ -c other.cpp -o other.o
main.o: main.cpp
g++ -c main.cpp -o main.o

output: other.o main.o
g++ other.o main.o -o output
```

#### **Shortcuts**

Let's be honest with ourselves, we all love shortcuts. Luckly for us we got shortcuts we can use with Makefiles.

Let's start with simple shortcut, we got 2 files, main.cpp and other.cpp We want to compile both, so we can do like we did above. But if we got 100 files? do we really have to write right now 100 lines for each file? NO! We will use shortcut!

To make that kind of shortcut, first we need to declare something. I will call it SRCS,

SRCS will be shortcut for every time we want to do something with both files

```
SRCS = main.cpp other.cpp
```

How do we use the shortcut to compile more than one file?

We are going to use OTHER SHORTCUT

```
%.o: %.cpp
g++ -g -c $< -o $@
```

Now you are asking yourself. "Ok but how this helped us?" and you are 100% correct, We need ANOTHER SHORTCUT to connect everything together.

Before we will connect all together, We never compile any file. Let's add ANOTHER SHORTCUT

We will call it OBJS and tell it to take the files we want and make an .o files

```
OBJS = $(SRCS:.cpp=.o)
```

Now with all the shortcuts we can combined them together and we will get.

# Symbols Shortcuts (Wildcards)

We used some weird symbols for shortcuts before, let's explain some of the most common symbols that we will use in almost every Makefile.

| Definition       | Usages                  | Example                |
|------------------|-------------------------|------------------------|
| CXX = g++        | \$(CXX) \$(CXXFLAGS) -c | Variables for shortcut |
| CXXFLAGS = -Wall | main.cpp -o main.o      |                        |

Automatic Variables:

\$@ → target name

```
main.o: main.cpp
g++ -c main.cpp -o $@
```

\$<  $\rightarrow$  The First Prerequisite

This is the **first dependency listed** after the colon (:).

```
main.o: main.cpp
g++ -c $< -o $@
// same as
g++ -c main.cpp -o main.o
```

\$^ → All Prerequisites

Represents all dependencies, space separated. Useful when linking.

```
output: main.o utils.o
    g++ $^ -o $@
// same as
g++ main.o utils.o -o output

$^ becomes main.o utils.o
$@ becomes output
```

#### **\$?** → Newer Prerequisites

Refers to dependencies that are newer than the target.

Useful for incremental builds, when only changed files should be recompiled or relinked.

#### **\$\*** → Target Without Extension

# **\$\*** is rarely needed directly. Instead, prefer **\$@** which clearly represents the current target.

Only works in rules like:

```
%.o: %.cpp

//Inside that rule, $* is the base name (file name without extension).

%.o: %.cpp
    g++ -c $< -o $*.o

//For main.cpp, this becomes:
g++ -c main.cpp -o main.o

$* becomes main</pre>
```

# Clean

When we make the Makefile we will create a lot of .o files.



Do we need to clean it manual each time?. Nah!

Makefile guide by Shachar Tsrafati

We will make a command that we can call to clean it for us.

```
clean:
rm -f *.o output *.so *.a
```

# Phony

Adding .PHONY to a target will prevent Make from confusing the phony target with a file

Good example is for clean or output.

```
.PHONY output clean ... etc
```

When we do phony then we can use it inside the terminal.

```
:--$ make clean
```

#### Libraries

A library is a collection of code (functions, global variables, etc.) written (sometimes also compiled) by someone else, that you may want to use.

Examples: C++'s standard libraries, Math library, Graphic libraries.

Static libraries:

- linked with your executable at compilation time
- standard unix suffix: .a (windows: .lib)

Shared libraries:

- loaded by the executable at run-time
- standard unix suffix: .so (windows: .dll)

Static libraries:

To compile object files to be static libraries we will use the keyword "ar"

```
ar -rcs libmine.a ctest.o ctest1.o ctest2.o
```

The flag "-rcs" is option to create the files without a warning and it will replace any preexisting object files in the library with the same name. + add "s" in the end of the file.

How to include the library in an executable:

```
gcc prog.cpp -lmine -L. -o myprog
```

The flag "-L" = look in directory for library files

The dot after the L represents the current working directory. We can give it a path to target:

```
-L./Libs_Folder // for example
```

The "-l" flag tells the linker to link with a library named libmine.a or libmine.so.

The word mine is the **library name**.

The linker automatically adds the lib prefix and .a/.so extension.

```
CXX = g++
CXXFLAGS = -g -Wall -Werror -std=c++17
# Output names
OUTPUT = main
LIB_OUTPUT = lib/libmylib.a
# Source files
MAIN SRC = main.cpp
LIB_SRCS = libs/foo.cpp libs/bar.cpp
# Object files
MAIN_OBJ = $(MAIN_SRC:.cpp=.o)
LIB_OBJS = $(LIB_SRCS:.cpp=.o)
# Default target
all: $(OUTPUT)
# Build final executable from main.o and the static library
$(OUTPUT): $(MAIN_OBJ) $(LIB_OUTPUT)
         $(CXX) $(CXXFLAGS) -o $@ $^
# Create the static library (archive .o files)
$(LIB_OUTPUT): $(LIB_OBJS)
         ar rcs $@ $^
# Compile .cpp to .o for all files
%.o: %.cpp
         $(CXX) $(CXXFLAGS) -c $< -o $@
# Clean everything
.PHONY: clean
clean:
         rm -f *.o libs/*.o $(LIB_OUTPUT) $(OUTPUT)
```

#### **Dynamic Libraries:**

To compile object files for a **shared dynamic library**, use the "-fPIC" flag to produce position-independent code, then use -shared to create the .so file:

```
g++ -Wall -fPIC -c utils.cpp
g++ -shared utils.o -o libutils.so
```

- -fPIC = Generate **position-independent code** (required for shared libraries)
- -shared = Create a .so (shared object) instead of an executable

#### How to include the library in an executable:

```
g++ main.cpp -L. -lutils -o FinalProg
```

- -L. → Search for libraries in the **current directory**
- -lutils → Link with libutils.so
   (the linker adds the lib prefix and .so suffix automatically)

How to run the program with the shared library:

```
LD_LIBRARY_PATH=. ./FinalProg
```

```
CXX = g++
CXXFLAGS = -g -Wall -Werror -std=c++17 -fPIC
LDFLAGS = -shared
OUTPUT = main
LIB_OUTPUT = lib/libmylib.so
MAIN_SRC = main.cpp
LIB_SRCS = libs/foo.cpp libs/bar.cpp
MAIN_OBJ = $(MAIN_SRC:.cpp=.o)
LIB_OBJS = $(LIB_SRCS:.cpp=.o)
.PHONY: all clean run
all: $(OUTPUT)
$(OUTPUT): $(MAIN_OBJ) $(LIB_OUTPUT)
         $(CXX) $(CXXFLAGS) -Llib -lmylib -o $@ $(MAIN_OBJ)
$(LIB_OUTPUT): $(LIB_OBJS)
         $(CXX) $(CXXFLAGS) $(LDFLAGS) -o $@ $^
%.o: %.cpp
         $(CXX) $(CXXFLAGS) -c $< -o $@
run:
```

Makefile guide by Shachar Tsrafati

```
LD_LIBRARY_PATH=lib ./$(OUTPUT)

clean:

rm -f *.o libs/*.o $(OUTPUT) $(LIB_OUTPUT)
```

#### **Fcho**

In a Makefile , the echo command is often used to display messages or comments during the build process. There are two common ways to use echo, and both have a subtle difference:

- 1) "echo"
- 2) "@echo"

"echo"

```
%.o: %.cpp
    echo "Compiling $< to $@"
    $(CXX) $(CXXFLAGS) -c $< -o $@</pre>
```

```
echo "Compiling Ex4.cpp to Ex4.o"
```

Using only echo, will print the comment with the word "echo"

"@echo"

```
%.o: %.cpp
    @echo "Compiling $< to $@"
    $(CXX) $(CXXFLAGS) -c $< -o $@</pre>
```

#### Compiling Ex4.cpp to Ex4.o

Using @echo will print the comment without the word "echo"

But you are telling yourself

"Ok, comments are good but how can the user identify the comments?"

That is a good question so now I will tell you, YOU CAN ADD COLOR!!!!

To add color, you just need to use the ASCII code of the color.

Credit: https://gist.github.com/JBlond/2fea43a3049b38287e5e9cefc87b2124

I will show how to use it.

There are 2 rules we need to follow:

- 1) Apply color
- 2) Reset/stop color

```
RESET = \033[0m
RED = \033[31m

%.o: %.cpp
    @echo "$(RED)Compiling $< to $@$(RESET)"
    $(CXX) $(CXXFLAGS) -c $< -o $@</pre>
```

I defined the color above for better shortcut, then in the beginning of the sentence I flagged the color I want to use RED , at the end of the sentence I flagged with the reset to stop.

If we can mix colors too if you want to highlight something.

```
RESET = \033[0m

RED = \033[31m

GREEN = \033[32m

%.o: %.cpp

@echo "$(RED)Compiling $(GREEN)$< to $@$(RESET)"

$(CXX) $(CXXFLAGS) -c $< -o $@

Compiling Ex4.cpp to Ex4.o

g++ -Wall -g -std=c++17 -c Ex4.cpp -o Ex4.o

Compiling Graph.cpp to Graph.o

g++ -Wall -g -std=c++17 -c Graph.cpp -o Graph.o

Compiling PQueue.cpp to PQueue.o

g++ -Wall -g -std=c++17 -c Algorithms.o

g++ -Wall -g -std=c++17 -c Algorithms.cpp -o Algorithms.o

g++ -Wall -g -std=c++17 -o main Ex4.o Graph.o PQueue.o Algorithms.o

g++ -Wall -g -std=c++17 -c Ex4.cpp -o Ex4.o

Compiling Graph.cpp to Graph.o

g++ -Wall -g -std=c++17 -c Graph.cpp -o Graph.o

Compiling PQueue.cpp to PQueue.o

g++ -Wall -g -std=c++17 -c PQueue.opp -o PQueue.o

Compiling Algorithms.cpp to Algorithms.o

g++ -Wall -g -std=c++17 -c Algorithms.o

g++ -Wall -g -std=c++17 -c Algorithms.opp -o Algorithms.o
```

## Make The MAKEFILE

Imagine you are working on a big project with **multiple folders** and **multiple files**, and you need to **compile all the files**. So, you go to the terminal, type cd folder, and then run make. Then, you go back and do it again.

That sounds exhausting! If you get an error and need to **recompile everything** again, it becomes even more tiring.

We can create a **main Makefile** that calls other Makefiles to do the compilation for us. The best part about this main Makefile is that we only need to call them; we don't need to write all the compile commands from scratch.

For example: Let's say we have **7 folders** we want to work with.

Each folder has its own Makefile for the files inside it.

We will create a new Makefile outside (in the main folder).

g++ -Wall -g -std=c++17 -o main Ex4.o Graph.o PQueue.o Algorithms.o

We can target everything, target a single project (both **create** and **clean**).

- **\$(MAKE)**: This is used to call the make command in the other Makefiles.
- **-C (folder path)**: This gives the correct path. (In this example, we only need to go to 1 folder, but if you have folders inside other folders, you will type the full path.)



# If-Else

When writing a Makefile, sometimes we want to our Makefile to run commands depending on the situation.

Example: Operation system.

When working on a project we want to make sure our program supports **Windows**, **Mac** and **Linux**.

We need to compile on every single operating system.

But Windows uses .exe and Linux uses .out.

Compiling is working normally, but **cleaning** is not because we need to tell the Makefile what file ending we want to clean.

We can use if-else to tell our make file what to do in situations.

```
clean:
ifeq ($(OS),Windows_NT)
    del /F /Q main.exe $(OBJ)
else
    rm -f main $(OBJ)
endif
```

More explanation clicks here